# Lumistar LS-18-P1 Series Portable Telemetry Data Simulation & RF Transmission Test System A Complete Data Simulation and RF Broadcasting System In a Small Lightweight Lunchbox Case! The LS-18-P1 Series is Designed Specifically to Support IRIG Flight Test Operations Lumistar, Inc Phone: 760-431-2181 Web: www.lumistar.net 3186 Lionshead Ave., Suite 100 October 2020 Carlsbad, CA 92011 FAX: 760-431-2665 Email: sales@lumistar.net ### **LS-18-P1 Series Features:** - Utilizes Lumistar's LS-68-M & LS-12 Technology Mated Together To Create a Dynamic "Data Simulation and RF Transmission System" - Ground, Mobile, Airborne/Shipboard & Remote Operations - AC or Rechargeable Battery Power, Operable w/Hot Swap - IP-67 Rated "Pistol" Case - Flexible/Extensible Firmware-Based Personalities - Easy Field Upgrades to Add Additional Features - Data Rates Up To 45 Mbps (with RF Modulation) - o 60 Mbps Clock/Data TTL/422 Differential - Internally Derived PCM PRN Patterns or Simulated Framed Data - Excellent for Loop Back Tests - Internally Generated IRIG Chapter 4 Framed Data Simulation - Supports IRIG 106 Ch 4 Class I and Class II formats - Accepts Clock and Data for Modulation from External Sources - Accepts Data for Modulation via UDP Ethernet Connection - Multi-Mode RF Modulation Formats - ARTM Tier 0/1/2 (PCM/FM/SOQPSK-TG/MultiH CPM) - BPSK, QPSK also available upon request - Bit Synchronizers (2-Standard) - Multiple Code Conversion Formats Available - Such as NRZ/Biphase, and Randomized Codes - Configuration File Uploads made over TCP/IP Network - Data Playback can be from Internally Stored Configuration - Only Need to Power On The Unit to Run Last State - Data Playback from Internally Stored Pre-Recorded Data - Playback from optional internal memory, 64 GB capacity - Optional Decoms (1 or 2) # Lumistar LS-18-P1 Series Portable Data Re-Transmission System Specs - RF Power Output: +10 dBm (max) to less than -70 dBm - Power Level adjustment accuracy of 0.25 dB - Available in up to Five Standard RF Bands - o (S, E, Lower-L, Upper-L, lower and middle C bands) - Standard Tuning Resolution 500 KHz - Internal Bit Error Rate Reader for Loopback Testing - O-scope Display for Externally Provided Data - Data Recording and Playback (Optional) - o 64GB per data channel x three channels (18 hours at 8 Mbps per channel) - IRIG Time Code Reader / Generator - Accepts IRIG A/B/G Time Code Inputs - Used for Time Stamping of Simulated Data - PTP IEEE 1588 (Optional) - No OS - Control / Status over Ethernet (Optional USB/232) - Small Size and Weight - o 16.5" x 13.0" x 6.8" - Approx. 16 pounds - o IP 67, ATA Specification 300, Military Standard C-4150J - BUOYANCY: Waterproof (lid closed) / Floats in Salt Water - AC or Optional Battery Operation - Up to 8 hour battery life w/ hot swap AC<>DC - 80 watts power dissipation (typical) - o Power: 110-240 VAC, 46-63 Hz - Auto-Boot to Last Saved Configuration on Power On Mode - No Operator Intervention Needed in this Mode - Enhances Remote Operability - Setup / Control Using Ethernet Connection and Lumistar Application - Also Available in Dual Data Channel Modular or 1U Rack Mounted Configurations Carlsbad, CA 92011 FAX: 760-431-2665 ### **Modulator Specifications** - RF Modulation of PRN, Simulated or External Data - Optional Internally recorded data - Standard RF Frequencies (MHz): - 1435-1535 (LL), 1710-1850 (UL), 2200-2395 (S), 2185-2485 (E), 4400-4950 C-low), 5091-5250 (C-mid) (Custom Bands Available, Please Consult Lumistar) - Number of RF Bands per unit: - o 1, 2, 3 or 5 - LDPC and STC available (optional) - RF Tuning Step Size: - o 100 kHz step size (typical); as low as to 10 KHz Hz upon request - RF Output: - +10 dBm maximum, adjustable over a > 80 dB dynamic range - Frequency Accuracy: - o 0.002 ppm - RF Output Level Control / Fading: - Software controlled; 20 kHz fade rate, >60 dB dynamic range, with 14-bit resolution - Transmitter Output Impedance: - 50 ohms nominal - VSWR: 2:0: 1 (max), 1.5:1 typical - 2nd RF Output is Optional - Using same data source Carlsbad, CA 92011 FAX: 760-431-2665 ### **Internal PCM Simulation and Bit Sync Specifications:** - Frame Sync Pattern: 7 to 64 bits - Frame Sync Polarity: Normal, Inverted - Frame Sync Data Rate: Up to 50Mbps (NRZ) - Forward Error Correction Encoding (FEC): LDPC (all six codes in accordance with IRIG 106, Convolutional R1/2, Reed-Solomon) - IRIG 106 Support: Class I and II Data - First Bit: MSB or LSB - First Minor Frame Number: 0 or 1 - Frame Sync Location: Leads or Trails - Simulator Variable Word Length: 3 to 16 bits - Simulator Minor Frame Length: 3 to 65,536 Words - Simulator Major Frame Length: 1 to 65 536 Minor Frames - Simulator Sub Frame Sync: FCC, FAC, SFID, URC - Time Reader Inputs: External IRIG AM, 1PPS, Internal IRIG Generator, PTP (IEEE-1588) - Time Reader IRIG200 Formats: A, B and G - Time Reader Input Termination: 100 Ohms, >10K Ohms; Software selectable - Time Generator: A, B and G; - Battery Backed Real-time Clock and Calendar (optional) - PCM Simulator Baseband Outputs: Maximum of 2 Data Streams - Digital Data Outputs: 5V TTL (50 ohm drive capable), High speed RS 422/485 enhanced; simultaneous operation - Bit Sync Input Range (V p-p): 200 mV to 20V - Bit Sync Input Offset Range: +/- 8V - Bit Sync Data Rate: Up to 50Mbps (NRZ); Up to 25 Mbps (Non-NRZ) - Bit Sync Streams Available: Up to 2 (optional item) - Bit Sync Inputs per Stream: Single-Ended 1, Single-Ended 2, Differential, Simulator Loop-back; Software selectable - Bit Sync In put Impedance Selection: 50, 75, 11 0, and 1K Oh ms for SE channels; 110, 5K Ohms for differential; Software selectable - Bit Sync Input PCM Codes: NRZ-L/M/S, BIO-L/M/S, RZ, DM-M/S, M2-M/S, RNRZ-11/15/17/23 ### **INTERNAL DATA SIMULATION SOFTWARE WINDOW** | Simulator Sim Enabled / Track Decom | Simulator<br>ENA 🔽 TR | Simulator<br>RK | | |-------------------------------------|-----------------------|---------------------------------|--| | Bit Rate (Mbps) | 50.000 | 1.000 | | | FEC Code | No FEC Encoding | No FEC Encoding No FEC Encoding | | | Frame Sync Pattern Length | 32 | 32 | | | Frame Sync Pattern (hex) | 0xFE6B2840 | 0xFE6B2840 | | | Common Word Length | 16 | 16 | | | Words per Minor Frame | 624 | 624 | | | Number of Minor Frames | 96 | 96 | | | First Bit of Word | LSB 🕒 MS | SB • LSB • MSB • | | | First Minor Frame Number | 0 • 1 | | | | Frame Sync Location | Leads 💿 Trai | ails 🕒 Leads 💽 Trails 🕕 | | | Subframe Mode | SFID Count Up | SFID Count Up | | | FAC Mode Enabled | FAC 🔲 | FAC 🔲 | | | SFID Word Number | 3 | 3 | | | SFID Msb | 6 | 6 | | | SFID Locator | 0000 0000 0111 1 | 1111 0000 0000 0111 1111 | | | URC Sync Pattern (hex) | 0x123456789A8CE | Ox123456789A8CDEF | | ### PRN Pattern Generation Specifications - Enable via Software Control - Bit Rate values between 1000 and 60 Mbps are available - Data Patterns: Data patterns for the PRN Pattern Generation can be selected via Software Control. The pattern options are - All O's, All 1's, Alternating O's and 1's, PN3, PN4, PN5, PN6, PN7, PN9, PN10, PN11, PN15, PN17, PN18, PN20, PN21, PN22, PN23 and a selectable User Pattern. - User Pattern (Hex): A user defined pattern of up to 31 bits can be entered in hexadecimal for in to the Software GUI. For this pattern to be active, the Data Pattern window must be set to "User Pattern". - Data Invert: The PRN Generator output polarity can be altered via Software Control. - Clock Invert: Output clock polarity can be altered via Software Control to be 0/90/180/270 degrees relative to the data bit period - Error Injection: Random bit errors can be added to the PRN Pattern using Software Control. The user may select between the three TX BERT injection modes: Off, Continuous and Burst. - Burst Errors: The user is able to program bursts of errors to inject in the PRN stream via Software Control. These burst errors are limited to a maximum of 64. Burst errors are injected each time the BURST error button is selected in Software. Carlsbad, CA 92011 FAX: 760-431-2665 ### PRN PATTERN GENERATION SOFTWARE WINDOW ### PRN Pattern Reading Specifications - Enable via Software Control - The Lock State of the PRN Reader indicator provides the present state of the BERT pattern correlator. - A green indication indicates that the receive correlator is locked to the selected pattern. - If the indicator is yellow, the correlator is unable to establish lock. - Data Invert State: This LED indicator provides the present status as to whether the data that the RX correlator is receiving is presently polarity inverted or non-inverted. In the inverted state, the LED indicator will be yellow. If the pattern is not inverted, the LED will contain no color. - Lock Loss Count: This status box contains a count of the number of times the RX BERT has lost lock since the last reset. - Inversion Count: This status box contains a count of the number of times the RX BERT has detected a pattern inversion since the last reset. This count includes all inversion counts including one to an inverted state and from an inverted state. - Total Bit Count: This status box contains the total number of bits that the RX BERT has counted since the last reset condition. - Total Error Bits: This status box contains the total number of error bits that the RX BERT has counted since the last reset condition. - BER: This status box contains a calculation of the Bit Error Rate (BER). For this status box, the BER calculation takes the total number of errors counted and divides that number by the total number of bits counted. This calculated value is not a timeaveraged value but a long-term trend calculation. - Bit Rate (Mbps): This status box provides the present bit rate being received for the specified stream. Values are provided in Mbps. - Loopback: Selection of this check box internally loops the PRN Pattern generator (or TX BERT) to the PRN Pattern Reader (or RX BERT). - Sample (Secs): The lower area of the right pane contains an averaged BER calculation section. Each stream can setup a sample period and calculate the average BER over a given period. To set the averaging period, enter a value in seconds between 2 and 86400 (1 day) in the resulting dialog box. - Sample Error Count: The number of errors counted over the averaged period will be displayed in this status box. - Avg BER: The calculated average BER figure will be displayed in this status box. This will be a calculation of the number of bit errors accumulated in the Sample period divided by the number of bits counted in the averaging period. - Progress: The progress status bar provides a visual feedback of the progress on averaging process. As the process progresses, a bar will fill from the left to the right of the display area. - Stop/Start Avg: This toggle button is used to initiate and halt the averaged BER calculations for a selected RX BERT stream. - Reset Stats: This toggle button is used to clear the bit error and clock counts used for BER calculations on a selected RX BERT stream. - Start Avg: This toggle button is used to initiate and halt the BER calculations for the connected RX BERT stream. - Reset Stats: This toggle button is used to clear the bit error and clock counts used for all BER calculations. ### PRN PATTERN GENERATION SOFTWARE WINDOW | | <u> </u> | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Lock State | <u> </u> | | Data Invert State | 0 | | Lock Loss Count | 0 | | Inversion Count | 0 | | Total Bits Count | 2.044E+008 | | Total Error Bits | 0 | | BER | 0.000e+0 | | Bit Rate (Mbps) | 12.000 | | 12 THE RESERVE TO | opBack 🔲 | | BER Averaging | | | Sample (secs) | 5 | | Sample Error Cnt. | | | Avg BER | | | Progress | | | | Stop Avg | | | Reset Stats | Figure 1 LS-18-M Series Block Diagram ## Outline and Dimensions - with Signal I/O (Dual RF Version) ### For More Information, please refer to: # User Manual for the LS-68-M <a href="https://lumi-star.com/uploads/MANUALS/LS-68-M/LS-68-M\_UserManual.pdf">https://lumi-star.com/uploads/MANUALS/LS-68-M/LS-68-M/LS-68-M\_UserManual.pdf</a> SCD for the Lumistar LS-12-M Module See Appendix A Herein ### **APPENDIX A** Carlsbad, CA 92011 FAX: 760-431-2665 ## Top View ### Notes: - 1.) All dimensions shown are in inches. - 2.) Tolerances are +/- 0.005 inches. Lumistar Inc 2270 Camino Vida Robles, Suite L Carlsbad, CA 92011 (760) 431-2181 Title: Specification Control Drawing (SCD) - LS12B Digital Multimode Test Transmitter Module Size A Document Number: SCD-12B-01-001-01 REV Sheet 1 of 3 Date: 10 Jan 2019 ### Front / Side View #### Notes: - 1.) All dimensions shown are in inches. - 2.) Tolerances are +/- 0.005 inches. Lumistar Inc 2270 Camino Vida Robles, Suite L Carlsbad, CA 92011 (760) 431-2181 Title: Specification Control Drawing (SCD) - LS12B Digital Multimode Test Transmitter Module Size A Document Number: SCD-12B-01-001-01 Pate: 10 Jan 2019 Sheet 2 of 3 ## **Specifications** #### Specifications/Notes: - 1.) RF Transmission based on order requirements - 2.) RF2 Output is optional - 3.) DC power is 9V to 42VDC single input rail. 12V @ 1.5A Typical. - 4.) Incoming DC power pin assignment is the same as PC peripheral power plug with the +12 (YEL) and Ground (BLK) leads being the only active leads. - 5.) Mounting provisions are the same as a standard HDD disk mounts with 6-32 UNC screws. - 6.) Control interfaces for the internal transmitter and associated attenuators are the same as those provided by the LS70P2 external controls. Consult that manual for pinouts. Lumistar Inc 2270 Camino Vida Robles, Suite L Carlsbad, CA 92011 (760) 431-2181 Title: Specification Control Drawing (SCD) - LS12B Digital Multimode Test Transmitter Module Size A Document Number: SCD-12B-01-001-01 Date: 10 Jan 2019 Sheet 3 of 3 ### **APPENDIX B** # LS-18-M1 System with Optional Battery (laptop not included)